最後更新時間:2021/11/19 13:00
Yu-Guang Chen, Hung-Yi Chiang, Chi-Wei Hsu, Tsung-Han Hsieh, Jing-Yang Jou , "A Reconfigurable Accelerator Design for Quantized Depthwise Separable Convolution," in Proc. of International SoC Conference (ISOCC), Oct. 2021
Wei Chang, Yu-Guang Chen, Po-Yeh Huang, and Jin-Fu Li, "An Aging-Aware CMOS SRAM Structure Design for Boolean Logic In-Memory Computing," in Proc. of IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems (DFTS), Oct. 2021
Yu-Guang Chen, Chi-Wei Hsu, Hung-Yi Chiang, Tsung-Han Hsieh, and Jing-Yang Jou , "A Hierarchical and Reconfigurable Process Element Design for Quantized Neural Networks," in Proc. of IEEE Inetrnational System-on-Chip Conference (ISOCC), Sep. 2021
Chi-Wei Hsu, Hung-Yi Chiang, Yu-Guang Chen, Tsung-Han Hsieh, Jing-Yang Jou, "A Hierarchical-Based Reconfigurable Process Element Design for Quantized Convolutional Neural Networks," acceptted by VLSI/CAD Symposium, Aug. 2021,
Hung-Yi Chiang, Chi-Wei Hsu, Yu-Guang Chen, Tsung-Han Hsieh, Jing-Yang Jou, "A Performance Aware Reconfigurable Accelerator for Quantized Light‑ weight Neural Network," acceptted by VLSI/CAD Symposium, Aug. 2021,
Wei Chang, Yu-Guang Chen, Po-Yeh Huang, Jin-Fu Li, "An Aging-Aware CMOS SRAM Structure Design for Boolean Logic In-Memory Computing ," acceptted by VLSI/CAD Symposium, Aug. 2021,
Yu-Guang Chen, Ing-Chao Lin, Yong-Che Wei, "A Novel NBTI-Aware Chip Remaining Lifetime Prediction Framework Using Machine Learning", in Proc. of International Symposium on Quality Electronic Design (ISQED), April 2021
競賽網頁: http://iccad-contest.org/2021/
國立中央大學電機工程學系 電子設計自動化實驗室
Email: ncu.edalab.2019@gmail.com | Tel: 03-422-7151 # 34577 | (32001) 桃園市中壢區五權里2鄰中大路300號工程二館359
Copyright © 2021 Department of Electronic Design Automation Laboratory, Electrical Engineering, National Central University. All Rights Reserved.